| Device Utilization Summary | [-] |
| Slice Logic Utilization | Used | Available | Utilization | Note(s) |
| Number of Slice Registers |
6,027 |
11,440 |
52% |
|
| Number used as Flip Flops |
6,003 |
|
|
|
| Number used as Latches |
24 |
|
|
|
| Number used as Latch-thrus |
0 |
|
|
|
| Number used as AND/OR logics |
0 |
|
|
|
| Number of Slice LUTs |
4,058 |
5,720 |
70% |
|
| Number used as logic |
2,880 |
5,720 |
50% |
|
| Number using O6 output only |
1,176 |
|
|
|
| Number using O5 output only |
180 |
|
|
|
| Number using O5 and O6 |
1,524 |
|
|
|
| Number used as ROM |
0 |
|
|
|
| Number used as Memory |
707 |
1,440 |
49% |
|
| Number used as Dual Port RAM |
256 |
|
|
|
| Number using O6 output only |
0 |
|
|
|
| Number using O5 output only |
0 |
|
|
|
| Number using O5 and O6 |
256 |
|
|
|
| Number used as Single Port RAM |
0 |
|
|
|
| Number used as Shift Register |
451 |
|
|
|
| Number using O6 output only |
27 |
|
|
|
| Number using O5 output only |
0 |
|
|
|
| Number using O5 and O6 |
424 |
|
|
|
| Number used exclusively as route-thrus |
471 |
|
|
|
| Number with same-slice register load |
459 |
|
|
|
| Number with same-slice carry load |
12 |
|
|
|
| Number with other load |
0 |
|
|
|
| Number of occupied Slices |
1,386 |
1,430 |
96% |
|
| Number of MUXCYs used |
1,532 |
2,860 |
53% |
|
| Number of LUT Flip Flop pairs used |
4,754 |
|
|
|
| Number with an unused Flip Flop |
393 |
4,754 |
8% |
|
| Number with an unused LUT |
696 |
4,754 |
14% |
|
| Number of fully used LUT-FF pairs |
3,665 |
4,754 |
77% |
|
| Number of unique control sets |
208 |
|
|
|
Number of slice register sites lost to control set restrictions |
594 |
11,440 |
5% |
|
| Number of bonded IOBs |
69 |
102 |
67% |
|
| Number of LOCed IOBs |
69 |
69 |
100% |
|
| Number of RAMB16BWERs |
17 |
32 |
53% |
|
| Number of RAMB8BWERs |
8 |
64 |
12% |
|
| Number of BUFIO2/BUFIO2_2CLKs |
0 |
32 |
0% |
|
| Number of BUFIO2FB/BUFIO2FB_2CLKs |
0 |
32 |
0% |
|
| Number of BUFG/BUFGMUXs |
2 |
16 |
12% |
|
| Number used as BUFGs |
2 |
|
|
|
| Number used as BUFGMUX |
0 |
|
|
|
| Number of DCM/DCM_CLKGENs |
0 |
4 |
0% |
|
| Number of ILOGIC2/ISERDES2s |
0 |
200 |
0% |
|
| Number of IODELAY2/IODRP2/IODRP2_MCBs |
0 |
200 |
0% |
|
| Number of OLOGIC2/OSERDES2s |
0 |
200 |
0% |
|
| Number of BSCANs |
0 |
4 |
0% |
|
| Number of BUFHs |
0 |
128 |
0% |
|
| Number of BUFPLLs |
0 |
8 |
0% |
|
| Number of BUFPLL_MCBs |
0 |
4 |
0% |
|
| Number of DSP48A1s |
16 |
16 |
100% |
|
| Number of ICAPs |
0 |
1 |
0% |
|
| Number of MCBs |
0 |
2 |
0% |
|
| Number of PCILOGICSEs |
0 |
2 |
0% |
|
| Number of PLL_ADVs |
0 |
2 |
0% |
|
| Number of PMVs |
0 |
1 |
0% |
|
| Number of STARTUPs |
0 |
1 |
0% |
|
| Number of SUSPEND_SYNCs |
0 |
1 |
0% |
|
| Average Fanout of Non-Clock Nets |
2.77 |
|
|
|